Repository logo
  • English
  • العربية
  • বাংলা
  • Català
  • Čeština
  • Deutsch
  • Ελληνικά
  • Español
  • Suomi
  • Français
  • Gàidhlig
  • हिंदी
  • Magyar
  • Italiano
  • Қазақ
  • Latviešu
  • Nederlands
  • Polski
  • Português
  • Português do Brasil
  • Srpski (lat)
  • Српски
  • Svenska
  • Türkçe
  • Yкраї́нська
  • Tiếng Việt
Log In
New user? Click here to register.Have you forgotten your password?
  1. Home
  2. Scholalry Output
  3. Publications
  4. Power-Efficient Approximate Multipliers Leveraging Hybrid CMOS-Memristor Paradigm
 
  • Details

Power-Efficient Approximate Multipliers Leveraging Hybrid CMOS-Memristor Paradigm

Source
Proceedings 2023 19th IEEE Asia Pacific Conference on Circuits and Systems Apccas 2023
Date Issued
2023-01-01
Author(s)
Pokharia, Monika
Hegde, Ravi S.  
Mekie, Joycee  
DOI
10.1109/APCCAS60141.2023.00032
Abstract
Approximate computing is an innovative paradigm that offers substantial advantages in power, area utilization, and speed. In various error-resilient tasks such as multimedia processing, image multiplication, and machine learning, approximate compressors and multipliers are widely employed. While approximate computing utilizing CMOS technology shows promise, there exists a potential for further efficiency gains through the integration of novel device technologies. Among these emerging technologies, memristors have demonstrated significant potential in enhancing circuit performance in terms of power consumption, delay, and area utilization. This study focuses on the design of hybrid CMOS-memristor circuits for approximate computing applications. Initially, we implement fundamental logic gates using the hybrid CMOS-memristor approach. Subsequently, we employ six distinct approximate 4-2 compressors, each with different accuracy-performance tradeoffs, and finally implement 4×4 multipliers using compressors. Results indicate that the hybrid CMOS-memristor logic outperforms conventional CMOS in terms of power and area efficiency, offering up to 88% reduction in power consumption and up to 50% reduction in transistor count. These findings highlight the interesting potential of the hybrid CMOS- memristor paradigm in boosting power and area efficiency for the development of approximate computing edge circuits and systems.
Unpaywall
URI
https://d8.irins.org/handle/IITG2025/29292
Subjects
approximate compressor | Approximate computing | approximate multipliers | beyond CMOS | hybrid CMOS-memristor | Resistive random access memory (RRAM)
IITGN Knowledge Repository Developed and Managed by Library

Built with DSpace-CRIS software - Extension maintained and optimized by 4Science

  • Privacy policy
  • End User Agreement
  • Send Feedback
Repository logo COAR Notify