Repository logo
  • English
  • العربية
  • বাংলা
  • Català
  • Čeština
  • Deutsch
  • Ελληνικά
  • Español
  • Suomi
  • Français
  • Gàidhlig
  • हिंदी
  • Magyar
  • Italiano
  • Қазақ
  • Latviešu
  • Nederlands
  • Polski
  • Português
  • Português do Brasil
  • Srpski (lat)
  • Српски
  • Svenska
  • Türkçe
  • Yкраї́нська
  • Tiếng Việt
Log In
New user? Click here to register.Have you forgotten your password?
  1. Home
  2. Scholalry Output
  3. Publications
  4. Effect of dynamic frequency scaling on interface design for rationally-related multi-clocked systems
 
  • Details

Effect of dynamic frequency scaling on interface design for rationally-related multi-clocked systems

Source
Proceedings International Symposium on Asynchronous Circuits and Systems
ISSN
26431394
Date Issued
2014-01-01
Author(s)
Mekie, Joycee  
DOI
10.1109/ASYNC.2014.13
Abstract
In this paper we analyze the effect of dynamic frequency scaling on the complexity of interface design in rationally-related multi-clocked systems. Static timing analysis of rationally-related modules can be used to design robust, error-free interfaces as shown in previous work. In systems with dynamic frequency scaling, however, timing analysis needs to be carried out for each possible frequency. We present a partially automated tool that aids in performing timing analysis and allows interface design to be optimized. We demonstrate the feasibility of our approach and the benefits of tool support in optimizing interface design through a case-study. The interface circuit has been simulated using both SPICE and Verilog. © 2014 IEEE.
Unpaywall
URI
https://d8.irins.org/handle/IITG2025/21283
Subjects
Automated analysis | Dynamic frequency scaling | Rational clocks | Synchronization
IITGN Knowledge Repository Developed and Managed by Library

Built with DSpace-CRIS software - Extension maintained and optimized by 4Science

  • Privacy policy
  • End User Agreement
  • Send Feedback
Repository logo COAR Notify