Repository logo
  • English
  • العربية
  • বাংলা
  • Català
  • Čeština
  • Deutsch
  • Ελληνικά
  • Español
  • Suomi
  • Français
  • Gàidhlig
  • हिंदी
  • Magyar
  • Italiano
  • Қазақ
  • Latviešu
  • Nederlands
  • Polski
  • Português
  • Português do Brasil
  • Srpski (lat)
  • Српски
  • Svenska
  • Türkçe
  • Yкраї́нська
  • Tiếng Việt
Log In
New user? Click here to register.Have you forgotten your password?
  1. Home
  2. Scholalry Output
  3. Publications
  4. Effects of small geometries on the performance of gate first high- κ metal gate NMOS transistors
 
  • Details

Effects of small geometries on the performance of gate first high- κ metal gate NMOS transistors

Source
IEEE Transactions on Electron Devices
ISSN
00189383
Date Issued
2012-08-21
Author(s)
Walke, Amey M.
Mohapatra, Nihar R.  
DOI
10.1109/TED.2012.2208647
Volume
59
Issue
10
Abstract
This paper discusses in detail the effect of small geometries on the performance of NMOS transistors fabricated using a 28-nm gate-first CMOS technology. It is shown that the threshold voltage and transconductance of the NMOS transistors increase with the decrease in the channel width, and this effect is enhanced at shorter gate lengths. PMOS transistors show conventional width dependence. The possible physical mechanisms responsible for this anomalous behavior are identified and explained through detailed measurements. A 2-D charge-distribution-based model is proposed to model this anomalous effect. The accuracy of the proposed model is verified by comparing it with the experimental and simulated data. © 2012 IEEE.
Unpaywall
URI
https://d8.irins.org/handle/IITG2025/21039
Subjects
Device scaling | high-κ dielectric | La-induced dipoles | metal gate | narrow-width effects (NWEs) | transconductance enhancement
IITGN Knowledge Repository Developed and Managed by Library

Built with DSpace-CRIS software - Extension maintained and optimized by 4Science

  • Privacy policy
  • End User Agreement
  • Send Feedback
Repository logo COAR Notify